## ADC Start Conversion Timing (max)



## ADC Read Timing (max)



| MCU External Memory Interface (EMI) Timing Parameters |                                    |                             |                                           |  |  |  |  |
|-------------------------------------------------------|------------------------------------|-----------------------------|-------------------------------------------|--|--|--|--|
| SYS@LK <del>→</del>                                   | 14.7456MHz                         | Period                      | 6.78168E-08                               |  |  |  |  |
|                                                       |                                    |                             |                                           |  |  |  |  |
| EMI<br>Parameter                                      | Pulse Width<br>Extension<br>Factor | Total Pulse<br>Width (sec.) | Description                               |  |  |  |  |
| T <sub>ALEH</sub>                                     | 4                                  | 2.71267E-07                 | Address/Control latch enable high time    |  |  |  |  |
| TALEL                                                 | 4                                  | 2.71267E-07                 | Address/Control latch enable low time     |  |  |  |  |
| TACS                                                  | 3                                  | 2.03451E-07                 | Address/Control setup time                |  |  |  |  |
| _                                                     | 12                                 | 8 13902F-07                 | Address/Control pulse width for /WR & /RD |  |  |  |  |
| T <sub>ACW</sub>                                      | 12                                 | 0.1300ZL-07                 | Address/ Control palse Wath Tol / WK C/ND |  |  |  |  |

| ADC Timing |           |       |         |                      |     |
|------------|-----------|-------|---------|----------------------|-----|
|            |           | SIZE  | FSCM NO | DWG NO               | REV |
| DRAWN      | TBL       |       |         | Figure 3: ADC Timing | 1.0 |
| ISSUED     | 7/27/2008 | SCALE | 1:1     | SHEET 33 OF 45       |     |